论文题目:A fractional-N PLL for digital clock generation with an FIR-embedded frequency divider
作者:Baoyong Chi, Xueyi Yu, Woogeun Rhee, Zhihua Wang
期刊:ISCAS 2007
年份:2007.27-30 May
卷(期)及页码:pp. 3051 - 3054
摘要:
In this paper, a novel architecture of a fractional-N phase-locked loop (PLL) is presented for digital clock generation. By employing multimodulus dividers in parallel with sequential outputs of a ΔΣ modulator, finite impulse response (FIR) filtering with respect to modulator noise is realized in the PLL, resulting in quantization noise reduction in high frequencies. Hence, a low oversampling ratio (OSR) ΔΣ fractional-N PLL can be achieved without increasing quantization noise. Architecture comparison and simulation results are also presented.